To main content

Minimization of dead time effect on bridge converter output voltage quality by use of advanced gate drivers

Abstract

This paper presents a voltage-controlled multistage gate driver topology for delay time minimization that improves the converter output voltage quality while supplying a motor load. Three gate driver topologies for SiC MOSFETs are compared based on their dead time requirement in a bridge leg converter. Experimental results of the gate driver delay times are reported and are used as input to a simulated motor drive application. Results show that turn-off delay times can be reduced by up to 74 % for the multistage driver compared to the conventional counterpart when the rate of change for the converter voltage output is limited to 10 V/ns. Furthermore, minimizing the dead time increases the linearity region of the output voltage from the converter by 1.8 % to 3.8 % and reduces the current THD in the linear region by up to 7.7 % when switching at 15kHz.
Read the publication

Category

Academic chapter

Language

English

Author(s)

Affiliation

  • SINTEF Energy Research / Energisystemer
  • Norwegian University of Science and Technology

Year

2019

Publisher

IEEE (Institute of Electrical and Electronics Engineers)

Book

2019 10th International Conference on Power Electronics and ECCE Asia - ICPE 2019 - ECCE Asia

ISBN

9788957083130

View this publication at Norwegian Research Information Repository